[Resource Topic] 2017/284: SafeDRP: Yet Another Way Toward Power-Equalized Designs in FPGA

Welcome to the resource topic for 2017/284

Title:
SafeDRP: Yet Another Way Toward Power-Equalized Designs in FPGA

Authors: Maik Ender, Alexander Wild, Amir Moradi

Abstract:

Side-channel analysis attacks, particularly power analysis attacks, have become one of the major threats, that hardware designers have to deal with. To defeat them, the majority of the known concepts are based on either masking, hiding, or rekeying (or a combination of them). This work deals with a hiding scheme, more precisely a power-equalization technique which is ideally supposed to make the amount of power consumption of the device independent of its processed data. We propose and practically evaluate a novel construction dedicated to Xilinx FPGAs, which rules out the state of the art with respect to the achieved security level and the resource overhead.

ePrint: https://eprint.iacr.org/2017/284

See all topics related to this paper.

Feel free to post resources that are related to this paper below.

Example resources include: implementations, explanation materials, talks, slides, links to previous discussions on other websites.

For more information, see the rules for Resource Topics .